# BullSequana S # Release Note TS 044.03 The following copyright notice protects this book under Copyright laws which prohibit such actions as, but not limited to, copying, distributing, modifying, and making derivative works. # Copyright ©Bull SAS 2021 Printed in France #### **Trademarks and Acknowledgements** We acknowledge the right of proprietors of trademarks mentioned in this manual. All brand names and software and hardware product names are subject to trademark and/or patent protection. Quoting of brand and product names is for information purposes only and does not represent trademark and/or patent misuse. **Hardware** December 2021 Bull Cedoc 357 avenue Patton BP 20845 49008 Angers Cedex 01 FRANCE # **Table of Contents** | Preface | | p-1 | |------------|--------------------------------------------------------------------|------------| | Chapter 1. | Overview | 1-1 | | 1.1. | Operating Systems Versions | 1-1 | | | 1.1.1. VMware ESXi | 1-1 | | | 1.1.2. Oracle | 1-1 | | | 1.1.3. Linux | 1-2 | | | 1.1.4. Windows | 1-3 | | 1.2. | New Features and Changes | 1-4 | | | 1.2.1. ApachePass | 1-4 | | | 1.2.2. BIOS_PUR043 | 1-4 | | | 1.2.3. EMM33_BMC | 1-4 | | | 1.2.4. EMM_DEFAULT_BIOS_SETTINGS | 1-4 | | 1.3. | Resolved Issues | 1-5 | | | 1.3.1. All models | 1-5 | | | 1.3.2. BullSequana S1600 Server | 1-5 | | Chapter 2. | Known Restrictions and Issues | 2-1 | | 2.1. | Platform Restrictions and Issues | 2-1 | | | 2.1.1. Server Hardware Console restriction | 2-1 | | | 2.1.2. Global Firmware Update | 2-1 | | | 2.1.3. Updating the Baseboard Management Controller (BMC) firmware | 2-1 | | | 2.1.4. UBox FPGA Update | 2-1 | | | 2.1.5. SSH Connection | 2-2 | | | 2.1.6. Serial On LAN (SOL) Activation | 2-2 | | | 2.1.7. LDAP Authentication | 2-2 | | | 2.1.8. Mounting Virtual Media Files from the Remote Console | 2-2 | | | 2.1.9. Locating an FDB Disk | 2-2 | | | 2.1.10. Fan Status Test | 2-3 | | | 2.1.11. Memory module exclusion | 2-3 | | | 2.1.12. LMB Sensors | 2-3 | | | 2.1.13. GPU Critical Events at Power On | 2-3 | | | 2.1.14. MSMI Assertion after Shutdown or Power Off | 2-4 | | | 2.1.15. MSMI Event during OS reboot | 2-4<br>2-4 | | | 2.1.16. PCIe Hot-plug | 2-4<br>2-4 | | | 2.1.17. Hot Plug of the Broadcom P210tp PCI card | 2-4 | | | 100-140V AC Range | 2-4 | | 2.2. | Redfish Restrictions and Issues | 2-5 | | | 2.2.1. Restrictions | 2-5 | | | 2.2.2. Issues | 2-5 | | 2.3. | Software Restrictions and Issues | 2-6 | | | 2.3.1. DCPMM Memory modules | 2-6 | | | 2.3.2. Installing and Booting from DCPMM Memory Modules | 2-6 | | | 2.3.3. Incorrect Allocation of DCPMM Name Spaces to numa Node | 2-6 | | | 2.3.4. Using SR-IOV | 2-6 | | | 2.3.5. Powering Off from the Server Hardware Console (SHC) | 2-7 | | Chapter 3. | Recommendations | 3-1 | |------------|---------------------------------------------------------|--------------| | 3.1. | Technical State (TS) numbering | 3-1 | | 3.2. | Updating to Technical State (TS) 044.03 | 3-2 | | | 3.2.1. Prerequisite | 3-2 | | | 3.2.2. From Technical State (TS) 024.0x | 3-2 | | 2.2 | 3.2.3. From Technical State (TS) 034.0x | 3-2 | | 3.3. | Downgrading from Technical State (TS) 044.03 | 3-2 | | 3.4. | Updating to Technical State (TS) 034.04 | 3-2 | | 3.5. | Updating to Technical State (TS) 034.03 | 3-2 | | 3.6. | Updating to Technical State (TS) 024.01 | 3-3 | | 3.7. | Downgrading from Technical State (TS) 024.01 | 3-3 | | 3.8. | Downgrading from Technical State (TS) 022.02 | 3-3 | | 3.9. | Updating to Technical State (TS) 021.02 or 021.03 | 3-4 | | 3.10. | Downgrading from Technical State (TS) 021.02 or 021.03 | 3-4 | | 3.11. | Updating from older Technical States (TSs) | 3-4 | | 3.12. | Global Update of a BullSequana S1600 Server | 3-5 | | 3.13. | CVE-2013-4786 IPMI v2.0 vulnerability | 3-7 | | 3.14. | Updating Firmware Using iCare | 3-7 | | 3.15. | Baseboard Management Controller (BMC) Firmware Update | 3-7 | | 3.16. | FPGA_CPB Update | 3-7 | | 3.17. | Network Adapters and Switches Firmware | 3-7 | | 3.18. | Broadcom LSI 94XX board firmware | 3-7 | | 3.19. | Emulex LPe31000 and LPe32000 board firmware | 3-7 | | 3.20. | Copying the default BIOS settings file | 3-8 | | 3.21. | Linux Kernel Boot Parameters | 3-8 | | 3.22. | Ensuring Efficient Firmware Handling of Memory Failures | 3-9 | | 3.23. | Changing BIOS Settings | 3-9 | | 3.24. | GPUs with VMware | 3-10 | | 3.25. | Performance Parameters | 3-10 | | | 3.25.1. BullSequana S200 , S400, S800 Servers | 3-10 | | | 3.25.2. BullSequana S1600 servers | 3-10 | | 3.26. | Mixed Memory Configurations for SAP HANA | 3-11 | | | 3.26.1. BullSequana S200 , S400, S800 Servers | 3-11<br>3-11 | | 3.27. | Intel® Optane™ DCPMM for SAP HANA | 3-12 | | 3.28. | Downgrading the DCPMM memory module firmware | 3-12 | | 3.29. | Servicing Memory modules | 3-12 | | 3.29. | - , | 3-12 | | 3.30. | MicroSD cards in Internal Dual RAID board (URS) | 3-12 | | Chapter 4. | Information | 4-1 | | 4.1. | Enabling Trusted Platform Module (TPM) | 4-1 | | 4.2. | Displaying Firmware Versions | 4-2 | | 4.3. | Default credentials for Redfish | 4-3 | | 4.4. | Post Package Repair (PPR) | 4-4 | | | 4.4.1. Overview | 4-4 | | | 4.4.2. Repairing Correctable Errors | 4-4 | | Chapter 5. | Delive | ry Content | 5-1 | |------------|------------------|-------------------------------|-------------------| | 5.1. | Deliver | ed items | 5-1 | | 5.2. | | entation | 5-1 | | 5.3. | | n Firmware | 5-1 | | 5.4. | | BS Ethernet Firmware | 5-4 | | 5.5. | = | r Firmware | 5-4 | | 5.6. | • | er Tools | 5-5 | | | | | | | 5.7. | _ | ement Information Base (MIB) | 5-5 | | 5.8. | Bull Adr | min Tools | 5-6 | | Chapter 6. | History | of Previous Versions | 6-1 | | 6.1. | All mod | els | 6-1 | | | 6.1.1. | TS 034.04 (March 2021) | 6-1 | | | 6.1.2. | TS 034.03 (February 2021) | 6-2 | | | 6.1.3. | TS 034.02 (November 2020) | 6-3 | | | 6.1.4. | TS 034.01 (October 2020) | 6-4 | | | 6.1.5. | TS 024.02 (August 2020) | 6-7 | | | 6.1.6.<br>6.1.7. | TS 024.01 (June 2020) | 6-8<br>6-12 | | | 6.1.8. | TS 022.03 (January 2020) | 6-12 | | | 6.1.9. | TS 022.02 (November 2019) | 6-14 | | 6.2. | | uana S200, S400, S800 Servers | 6-17 | | 0.2. | 6.2.1. | TS 021.03 (September 2019) | 6-17 | | | 6.2.2. | TS 021.02 (July 2019) | 6-18 | | | 6.2.3. | TS 020.03 (May 2019) | 6-21 | | | 6.2.4. | TS 020.02 (March 2019) | 6-22 | | | 6.2.5. | TS 007.02 (November 2018) | 6-24 | | | 6.2.6. | TS 006.02 (August 2018) | 6-27 | | | 6.2.7. | TS 005.04 (June 2018) | 6-29 | | | 6.2.8. | TS 005.03 (May 2018) | 6-30 | | | 6.2.9. | TS 005.02 (March 2018) | 6-31 | | | | TS 004.02 (January 2018) | 6-33 | | | | TS 004.01 (December 2017) | 6-34 | | 6.3. | | uana S1600 servers | 6-35 | | | 6.3.1.<br>6.3.2. | TS 016.02 (September 2019) | 6-35 | | | 6.3.2. | TS 016.01 (August 2019) | 6-36<br>6-38 | | | 6.3.4. | TS 015.01 (June 2019) | 6-38 | | | 0.5.4. | 19 οτμιστ (αριπ 2019) | J- <del>T</del> U | # **Preface** This document gives information about all changes from the previous version. It also gives information about restrictions, known problems and the associated workarounds. Finally it lists the objects delivered in the Technical State and the features of the resources provided on the Resource and Documentation DVD. # **Chapter 1. Overview** **Important** To fully address the Intel Meltdown/Spectre security alert, it is mandatory to update the Operating System. # 1.1. Operating Systems Versions #### 1.1.1. VMware ESXi Note Available on the Bull Support Website: https://support.bull.com For certification details check: • Intel® Xeon® 1st generation processors https://www.vmware.com/resources/compatibility/search.php?deviceCategory=server&details=1&keyword=sequana&cpuSeries=122 • Intel® Xeon® 2nd generation processors https://www.vmware.com/resources/compatibility/search.php?deviceCategory=server&details=1&keyword=sequana&cpuSeries=129 #### BullSequana S200, S400, S800 servers - ESXi 6.5u3 build 14990892 or higher - ESXi 6.7u3 build 15018017 or higher - ESXi 7.0 or higher #### **BullSequana S1600 servers** VMware ESXi is supported exclusively on a four-module partition of a BullSequana S1600 server. It is not supported in any other configuration. - ESXi 6.7u3 build 15018017 or higher - ESXi 7.0 or higher #### 1.1.2. Oracle #### 1.1.2.1. Oracle VM | Intel® Xeon® 1 <sup>st</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors | |----------------------------------------------------|----------------------------------------------------| | Oracle VM 3.4 | Oracle VM 3.4 | #### 1.1.2.2. Oracle Linux | Intel® Xeon® 1 <sup>st</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors | |----------------------------------------------------|--------------------------------------------------------------------------------------| | Oracle Linux 7.4 | <ul><li>Oracle Linux 7.6</li><li>Oracle Linux 7.8</li><li>Oracle Linux 8.1</li></ul> | #### 1.1.3. Linux #### 1.1.3.1. Red Hat # **BullSequana S200, S400, S800 servers** | Intel® Xeon® 1st generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors & Intel® DCPMM | |-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------| | <ul><li>RHEL 8: 8.1 or higher</li><li>RHEL 7: 7.3 or higher</li></ul> | <ul><li>RHEL 8: 8.1 or higher</li><li>RHEL 7: 7.5 or higher</li></ul> | <ul><li>RHEL 8: 8.1 or higher</li><li>RHEL 7: 7.5 or higher</li></ul> | #### **BullSequana S1600 servers** | Intel® Xeon® 2 <sup>nd</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors & Intel® DCPMM | |-----------------------------------------------------------------------|-------------------------------------------------------------------| | <ul><li>RHEL 8: 8.1 or higher</li><li>RHEL 7: 7.6 or higher</li></ul> | Not supported yet | #### 1.1.3.2. Suse #### BullSequana S200, S400, S800 servers | Intel® Xeon® 1st generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors & Intel® DCPMM | |----------------------------------------|----------------------------------------------------|-------------------------------------------------------------------| | • SLES 12 SP3 | • SLES 12 SP4 | | | • SLES 12 SP4 | | | | • SLES 12 SP5 | • SLES 12 SP5 | SLES 12 SP4 | | | • SLES 15 SP1 | SLES 12 SI 4 | | • SLES 15 SP1 | • SLES 15 SP2 | | | • SLES 15 SP2 | 3223 13 31 2 | | #### **BullSequana S1600 servers** | Intel® Xeon® 2 <sup>nd</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors & Intel® DCPMM | |-----------------------------------------------------------------------|-------------------------------------------------------------------| | <ul><li>SLES 12 SP4</li><li>SLES 15 SP1</li><li>SLES 15 SP2</li></ul> | Not supported yet | #### **1.1.4.** Windows # **BullSequana S200, S400, S800 servers** | Intel® Xeon® 1 <sup>st</sup> generation processors | Intel® Xeon® 2 <sup>nd</sup> generation processors | |-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Windows Server 2019</li> <li>Windows Server 2016 (with iaStorA.free.win8.64bit.4.3.0.1198 driver)</li> </ul> | <ul> <li>Windows Server 2019</li> <li>Windows Server 2016 (with iaStorA.free.win8.64bit.4.3.0.1198 driver): all models except BullSequana S800</li> </ul> | ### **BullSequana S1600 servers** Windows Server is not supported on BullSequana S1600 servers yet. # 1.2. New Features and Changes #### 1.2.1. ApachePass This firmware is coming from Purley Refresh IPU 2020.2 PV Intel® Optane™ PMem VIP Kit 1000618. #### 1.2.2. **BIOS\_PUR043** - Fix no Intel Persistent Memory Configuration tab in Device Manager - Change event to trigger locking SMM region so that locking message is logged - Update bootlist info at OS launch, fix logical to physical module maps - Increase leaky bucket threshold and decrease drip interval. Increase leaky bucket threshold from 1000 to 2000. Decrease drip interval from 10.00 hours (at 2933 MHz) or 11.00 hours (at 2666 MHz) to 5.00 / 5.50 hours - New defaultbiossetup version 1.20 - New official UNC microcode release with workaround for Buried-M issue. Disabling MWC bypass is also required for this to work - Re-enable buried-M in setup default settings to improve remote memory latency **Note** The buried-M feature does not apply to glueless servers. - Log Power-Up PPR event to BMC - Suppress 2x refresh disabled warning for high capacity 16Gb DIMMs since this is Intel platform memory POR (Plan of Record) - Update PCH 10GbE firmware to version 5.15 from Intel release 2021\_WW07\_LBG\_B2\_LEK\_PKG - Update X722Drv.efi from Intel Lan Driver package v26.0 (E4505X5.EFI) - Correction for a regression that can cause BIOS to crash if a key is pressed on the remote console application. This can occur after the initial console screen and the end of grub or other initial boot manager #### 1.2.3. **EMM33\_BMC** PPR (Post Package Repair) support See 4.4. Post Package Repair (PPR) for more details ## 1.2.4. EMM\_DEFAULT\_BIOS\_SETTINGS - Increase the default setting for the correctable memory error leaky bucket threshold inMEM.spareErrTh from 1000 to 2000 - Decrease the default setting for the leaky bucket drip interval from 11.00 hours (at 2666 MHz) or 10.00 hours (at 2933 MHz) to 5.50 / 5.00 hours. This is accomplished by decreasing MEM.leakyBktLo from 31 to 30 and MEM.leakyBktHi from 32 to 31 #### 1.3. Resolved Issues This release fixes the following issues. #### 1.3.1. All models #### Force Power Off and Hide Management Port Unselecting the **Hide Management Port** option in the SHC **Network Configuration** page after having powered off the system using **Force Power Off** no longer leads to network connection issues at the next OS boot. #### • Recurring Fan Error Messages The presence of a faulty FDB fan no longer causes the BMC message log to be rapidly full or timeouts on IPMI commands. #### · Inaccessible SHC after a new partitioning Using custom partition names no longer causes the SHC to become inaccessible after doing a new partitioning of the server. #### 1.3.2. BullSequana S1600 Server #### **Shutdown Command Ineffective** The system not shutting down after running the shutdown -h now command does not happen anymore. # **Chapter 2. Known Restrictions and Issues** #### 2.1. Platform Restrictions and Issues #### 2.1.1. Server Hardware Console restriction This section applies to BullSequana S1600 servers only. Updating Local Management Board (LMB) firmware (Clock, FPGA, LMC) is not possible from the SHC yet. Use the Hardware Management CLIs to update the firmware. #### 2.1.2. Global Firmware Update #### **Issue** During the global firmware update using iCare or the Hardware Management CLIs, the update of the FPGA\_CPB firmware (MAIN\_FPGA) may appear as failed. #### Workaround Check the firmware version and if it is incorrect, update the firmware individually. #### 2.1.3. Updating the Baseboard Management Controller (BMC) firmware #### **Issue** Updating the BMC firmware results in the SHC Alert Setting Policies page being cleared. #### Workaround If you have modified the Alert Policies default settings, collect settings before the BMC update and restore them afterward. #### 2.1.4. UBox FPGA Update This section applies to BullSequana S1600 servers only. #### **Issue** After the update of the UBox FPGA firmware, resetting the LMC is necessary. #### Workaround Reset the LMC via the SHC. #### 2.1.5. SSH Connection #### **Issue** Opening an SSH connection is not possible. #### Workaround Specify the following cypher: ssh -o HostKeyAlgorithms=ssh-ed25519 user@bmc #### 2.1.6. Serial On LAN (SOL) Activation #### Issue When using the ipmi command "SOL activate" for Serial On LAN, there are issues with the keyboard. #### Workaround Open a ssh session on the SHC and use the terminal command. #### 2.1.7. LDAP Authentication #### Issue When the DNS server configured from the Network Settings page of the SHC belongs to the Active Directory domain, the LDAP authentication of the embedded controller fails without any error notification. #### Workaround Do not configure the DNS server before performing the LDAP authentication. ## 2.1.8. Mounting Virtual Media Files from the Remote Console #### **Issue** Installing software from a very large file via the Remote Console may fail with several medium errors reported. #### **Workaround** Use smaller files. #### 2.1.9. Locating an FDB Disk #### Issue The command designed to locate a failed FDB disk fails to switch on the disk's LED, making it impossible to locate it. #### Workaround **See** Description Guide to locate FDB disks. #### 2.1.10. Fan Status Test #### **Issue** The fan status test available on the Test Key shows the fan speed values as unavailable. #### Workaround Reset the BMC and launch the fan status test again to display the correct fan speed values. #### 2.1.11. Memory module exclusion This section applies to BullSequana S1600 servers only. #### **Issue** After having excluded memory modules from a slave module, booting is not possible anymore. #### Workaround When excluding memory modules is necessary, memory exclusion must be symmetrical between both memory controllers (iMC) of the processor (CPU). Otherwise booting will not be possible. For example, if the memory modules in the L0 and L1 slots of CPU 1 need to be excluded, the memory modules in the H0 and H1 slots of CPU 1 must also be excluded. See Description Guide for more information on memory module slots #### 2.1.12. LMB Sensors This section applies to BullSequana S1600 servers only. #### Issue PSx Pin and Pout sensor threshold values are incorrect: Pin values are lower than Pout values. #### Workaround LMB sensor threshold values are not fully implemented yet and can be ignored. #### 2.1.13. GPU Critical Events at Power On #### **Issue** On systems equipped with NVIDIA T4 GPUs, messages reporting critical events on GPU fans may appear during Power On. #### Workaround These events can be ignored as long as they happen only during Power On and are rapidly deasserted. #### 2.1.14. MSMI Assertion after Shutdown or Power Off This section applies to BullSequana S1600 servers only. #### **Issue** MSMI events are systematically asserted for all CPUs when powering off the system via the SHC or shutting down the OS. The events are deasserted at the following power on. #### Workaround These events can be ignored: no dump is launched and it does not affect the system operation. #### 2.1.15. MSMI Event during OS reboot This section applies to BullSequana S1600 servers only. #### **Issue** Rebooting the OS may involve an MSMI event. #### Workaround If the issue is persistent, add acpi\_no\_watchdog to the /etc/default/grub file. #### 2.1.16. PCIe Hot-plug This section applies to BullSequana S1600 servers only. #### **Restriction** Hot-plugging PCIe blades is not fully supported on all Operating Systems (OS). #### 2.1.17. Hot Plug of the Broadcom P210tp PCI card #### **Restriction** Hot-plugging the Broadcom PCI card BCM 957416A4160C is not possible. Insert or remove the card only when the operating system is stopped. # 2.1.18. Module Power Supply Unit (PSU) Redundancy in 100-140V AC Range #### Restriction When the PSU of the modules are plugged to mains with voltage between 100 and 140V, redundancy is only ensured for modules consuming less than 1000W. ## 2.2. Redfish Restrictions and Issues #### 2.2.1. Restrictions LDAP authentication is only supported with Active Directory. #### **2.2.2.** Issues #### All models #### · Uploading the defaultbiossetting file When the /redfish/v1/Upload URI is used to upload the defaultbiossetting file, the file is copied only on the master module. #### · Setting AD user group roles The curl command to configure the roles for each AD user group in not working. #### • Restricted operations for LDAP users Performing any admin operations, other than a Power On or Off, is not possible as an LDAP user. #### **BullSequana S1600 servers** #### Update status during UBox firmware update During the update of a UNBx\_FPGA firmware, the update status does not change: it remains as update finished even before the update is actually finished. The actual status of the update can be verified using the /redfish/v1/TaskService/Tasks URI. #### 2.3. Software Restrictions and Issues ### 2.3.1. DCPMM Memory modules #### Restriction DCPMM memory modules are not supported on BullSequana S1600 servers yet. ### 2.3.2. Installing and Booting from DCPMM Memory Modules #### Restriction Installing and booting from DCPMM memory modules is only supported from RHEL 7.6 onwards. ## 2.3.3. Incorrect Allocation of DCPMM Name Spaces to numa Node #### Issue On a server running a RedHat prior to 7.6 with DCPMM memory modules configured in Application Direct mode, the numactl command returns an incorrect answer. #### Workaround Update to RHEL 7.6. #### 2.3.4. Using SR-IOV #### **Issue** On a BullSequana S400 or S800 server, attempting to assign the SR-IOV passtrough to a virtual machine fails, resulting in the following error message: unsupported configuration: host does not support passthrough of host PCI devices #### Restriction SR-IOV is not supported on Virtual Machines running SLES 12 SP2. SR-IOV is not supported on BullSequana S1600 servers. #### 2.3.5. Powering Off from the Server Hardware Console (SHC) #### **Issue** On servers running RHEL, clicking the Power Off button available in the Power Management page of the SHC does not result in the complete shutdown of the system. #### Workaround To get a complete shutdown, use one of the following methods: - From the SHC: - a. Perform a BMC reset. This makes the SHC Force Power Off available again. - b. Perform a Force Power Off. - Perform a Force Power Off using the bsmpower CLI command For the system to successfully shutdown when using the SHC Power button Off, the Remote Console (RC) must be running and the Operating System (OS) must be configured to accept the power off request. - With RHEL 7.3 and 7.5: - c. In the RHEL Graphical User Interface, go to Applications > Utilities > Tweak Tool > Power > Power button action. - d. Choose the Shutdown option. - With RHEL 7.4: - a. Install the acpid package. - b. Replace /etc/acpi/actions/power.sh content with the following content: ``` #!/bin/sh PATH=/usr/sbin:/usr/bin shutdown -h now ``` - With RHEL 7.6, 7.7 - a. In the RHEL Graphical User Interface, go to Applications > System tools > Settings > Power > Suspend & Power Button > When the Power Button is pressed. - b. Choose the Power Off option. # **Chapter 3. Recommendations** # 3.1. Technical State (TS) numbering The numbering of Technical States, TS xy.zz, changes as follows: - An increase in x indicates that this TS provides new features. It is strongly recommended to install it in order to benefit from these features. It may also include fixes. - An increase in y indicates a maintenance TS. It provides a set of fixes and it is recommended to install it. If a problem is reported on a previous TS, it is requested to move to the last such TS first before issuing a ticket. - An increase in the minor number zz indicates a patched TS that fixes a specific issue. Installing it is not mandatory unless you may encounter this issue or it is declared as a hot fix that may affect most clients. # 3.2. Updating to Technical State (TS) 044.03 #### 3.2.1. Prerequisite Update the system to at least TS 024.01 before updating to TS 044.03. **See** 3.6. Updating to Technical State (TS) 024.01 for the complete procedure #### 3.2.2. From Technical State (TS) 024.0x TS 044.03 can be installed on a system running TS 024.01 or 024.02 without restriction. However, to globally update a BullSequana S1600 server with iCare, the Global Upgrade has to be launched twice in order to fully update the system. ### 3.2.3. From Technical State (TS) 034.0x TS 044.03 can be installed on a system running TS 034.01, 034.02, 034.03 or 034.04 without restriction. During the global update using iCare or the Hardware Management CLIs, the following error may be reported after the BMC and BIOS updated successfully: ``` - module X - Error in setting config key: Destination unavailable ``` If this happens, reset the BMC and launch the global update again. # 3.3. Downgrading from Technical State (TS) 044.03 If downgrading from TS 044.03 is necessary, contact the support team. # 3.4. Updating to Technical State (TS) 034.04 It is strongly recommended to update the system to TS 034.03 before updating to TS 034.04. # 3.5. Updating to Technical State (TS) 034.03 As TS 034.03 is a patched one compared to TS 034.02, it can be installed on a system running TS 034.02 without restriction. But it can also be installed directly on a system running TS 024.01, without having to update to TS 024.02, 034.01 or 034.02 beforehand. # 3.6. Updating to Technical State (TS) 024.01 Important Due to the introduction of signed firmware, it is mandatory to perform the operations described below in order to correctly update to TS 024.01. Before updating the server firmware to TS 024.01, it is mandatory to: - 1. Update to TS 022.02, 022.03 or 022.04 - 2. Update the EMM33\_BMC\_Bckp firmware For each module, run the following command: ipmi-oem -h <IP> -u <super> -p <pwd> Bull upgrade /tmp/TS24/EMM33\_BMC\_335100\_0592.sign MC RESTORE 0 In addition to updating the server firmware to TS 024.01, it is mandatory to update the EMM REG DUMP firmware: - 1. Unzip the EMM\_REGS\_DUMP\_1.1.zip file. - 2. For each module, run the following commands: bsmRegDump.sh -H <IP> -a config -f /tmp/TS24/EMM\_REGS\_DUMP\_1.1/EMM\_REGS\_CPU\_SKL\_CSR bsmRegDump.sh -H <IP> -a config -f /tmp/TS24/EMM\_REGS\_DUMP\_1.1/EMM\_REGS\_CPU\_SKL\_MSR bsmRegDump.sh -H <IP> -a config -f /tmp/TS24/EMM\_REGS\_DUMP\_1.1/EMM\_REGS\_FPGA In case of issues with resource discovery after the update to TS 024.01, perform an AC power cycle before updating to any later TS. # 3.7. Downgrading from Technical State (TS) 024.01 If downgrading from TS 024.01 is necessary, contact the support team. # 3.8. Downgrading from Technical State (TS) 022.02 #### BullSequana S200, S400, S800 servers Downgrade all the firmware to their previous version using Firmware Global Upgrade. bsmFwGlobalUpg.sh-H <IP> -u <user> -p <pwd> -a upg -D <customer\_dvd\_mount\_point> -b #### **BullSequana S1600 servers** If downgrading from TS 022.02 is necessary, contact the support team. # 3.9. Updating to Technical State (TS) 021.02 or 021.03 This section applies to BullSequana S200, S400, S800 servers only. Important TS 021.02 introduces a shared BIOS for Intel® Xeon® 1<sup>st</sup> and 2<sup>nd</sup> generation processors. Firmware Global Upgrade is unaffected. Proceed as usual to update the server to TS 021.02. # 3.10. Downgrading from Technical State (TS) 021.02 or 021.03 This section applies to BullSequana S200, S400, S800 servers only. Important TS 021.02 introduces a shared BIOS for Intel® Xeon® 1<sup>st</sup> and 2<sup>nd</sup> generation processors. If downgrading to the previous TS is necessary, perform the following operations: - 1. Individually downgrade the BIOS\_PUR043 firmware to the BIOS\_SKL040 or BIOS\_CCL041 firmware according to the processor generation. - 2. Downgrade all the other firmware to their previous version using Firmware Global Upgrade. # 3.11. Updating from older Technical States (TSs) This section applies to BullSequana S200, S400, S800 servers only. Important Due to a change in the EMM33\_BMC firmware's size between TS 005.04 and TS 006.02, its mandatory to update to TS 006.02 before updating to any later TS. If the server is running a TS preceding 006.02, perform the following steps: - 1. Update FULLY to TS 006.02. - 2. Perform an AC cycle an ALL modules. For each module, perform the following steps: - a. Power off the module. - b. Unplug the power cords. - c. Wait until the power LEDs are off. - d. Plug in the power cords. - e. Power on the module. - 3. Clear the Internet browser's cache before using the Server Hardware Console (SHC) for the first time. - 4. Update to any later TS. # 3.12. Global Update of a BullSequana S1600 Server This section applies to BullSequana S1600 servers only. Update the system using one of the following methods: Update firmware globally using iCare. **See** iCare Console Reference Guide for more information • Update firmware using the Hardware Management CLIs. **Note** Depending on the system, there can be two or four UNB modules present in the UBox: 0 and 1 or 0, 1, 2 and 3. Update the firmware of the modules globally using the bsmFwGlobalUpg command. **See** Upgrade Guide for more information - 2. Update each UBox firmware individually using the bsmFWupg command: - a. LMC firmware: bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E MC -d <path to file> -F EMM34\_LMC\_341800\_0666.bin -M 16 b. MAIN\_FPGA1 firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E MAIN\_FPGA1 -d <path to file> -F FPGA\_LMB\_Multi\_Image\_wub\_0\_9\_1\_0.emm -M 16 c. MAIN FPGA2 firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E MAIN\_FPGA2 -d <path to file> -F FPGA LMB Mngt Image wub 0 3 2 0.emm -M 16 d. CPLD firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E CPLD -d <path to file> -F CPLD\_LMB\_Image\_wub\_0\_5\_0\_0 -M 16 e. UNBO FPGA firmware bsmFWupg.sh -a upg -<IP address> -u <user> -p <pwd> -E UNB0\_FPGA -d <path to file> -F FPGA\_UNB\_Image\_wub\_0\_8\_0\_0.emm -M 16 f. UNB1\_FPGA firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB1\_FPGA -d <path to file> -F FPGA UNB Image wub 0 8 0 0.emm -M 16 g. UNB2\_FPGA firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB2\_FPGA -d <path to file> -F FPGA\_UNB\_Image\_wub\_0\_8\_0\_0.emm -M 16 h. UNB3\_FPGA firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB3\_FPGA -d <path to file> -F FPGA\_UNB\_Image\_wub\_0\_8\_0\_0.emm -M 16 #### i. BCM1\_UPG firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E BCM1\_UPG -d <path to file> -F ETH\_SWITCH\_LMB\_Image\_002.bin BCM1\_UPG -M 16 #### j. BCM2\_UPG firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E BCM2\_UPG -d <path to file> -F ETH\_SWITCH\_LMB\_Image\_002.bin BCM2\_UPG -M 16 #### k. UNBO\_CLK firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB0\_CLK -d <path to file> -F CLK\_UNB\_Image\_003.bin -M 16 #### I. UNB1\_CLK firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB1\_CLK -d <path to file> -F CLK\_UNB\_Image\_003.bin -M 16 #### m. UNB2\_CLK firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB2\_CLK -d <path to file> -F CLK\_UNB\_Image\_003.bin -M 16 #### n. UNB3\_CLK firmware bsmFWupg.sh -a upg -H <IP address> -u <user> -p <pwd> -E UNB3\_CLK -d <path to file> -F CLK\_UNB\_Image\_003.bin -M 16 ## 3.13. CVE-2013-4786 IPMI v2.0 vulnerability To address this vulnerability, it is strongly recommended to change the super default account username. # 3.14. Updating Firmware Using iCare When updating firmware through iCare, it is mandatory to use iCare 2.6.0 or later versions. # 3.15. Baseboard Management Controller (BMC) Firmware Update - It is strongly recommended to power off the system before updating the BMC firmware. Otherwise, some slave modules may be lost. - If the PCIe slot 0 is not visible after updating the BMC firmware, do an AC/Off AC/On to see the slot. **Note** To avoid any issues with firmware update, it is strongly recommended to use the global firmware update feature available through iCare or the BSM CLI commands. # 3.16. FPGA\_CPB Update It is mandatory to update the BMC firmware before updating the FPGA\_CPB firmware. **Note** To avoid any issues with firmware update, it is strongly recommended to use the global firmware update feature available through iCare or the BSM CLI commands. # 3.17. Network Adapters and Switches Firmware When selecting firmware and device driver update, be sure to select the one that is appropriate for your operating system and in line with the specifications of the external network infrastructure. #### 3.18. Broadcom LSI 94XX board firmware The firmware of these boards must be updated as follows: | Original firmware version | Update to version | |---------------------------|-------------------| | 14.00.00.00 | 14.00.02.00 | | 13.00.00.00 | 13.01.00.00 | #### 3.19. Emulex LPe31000 and LPe32000 board firmware The Direct Attach feature is only supported with the board firmware version 12.6.240.40 or higher. # 3.20. Copying the default BIOS settings file When updating to a new TS, the new default BIOS settings must be applied: - 1. Save the customer's BIOS settings. - 2. Apply the new default BIOS settings. - a. Rename the new default BIOS settings file. - b. Copy the renamed file on the server's SD card. - c. Apply the new default BIOS settings. - 3. If required, restore the customer's BIOS settings. **See** Upgrade Guide for the full procedure ### 3.21. Linux Kernel Boot Parameters This section applies to BullSequana S1600 servers only. To allow server boot, it is necessary to add or modify the following parameters: - In the /etc/default/grub file: - nmi\_watchdog=0 This parameter disables NMI watchdog. disable\_mtrr\_trim By default the kernel will trim any uncacheable memory out of your available memory pool based on MTRR settings. This parameter disables that behavior. tsc=reliable This parameter prevents from switching to acpi clock. - intel\_idle.max\_cstate=1 - processor.max\_cstate=1 - intel\_pstate=disable These parameters improves the stability of the system when it is under stress. - In the /etc/systemd/system.conf file: - DefaultTimeoutStartSec=900s - DefaultTimeoutStopSec=900s Switching these parameters from 90s to 900s ensures that sufficient time is allowed for the boot. # 3.22. Ensuring Efficient Firmware Handling of Memory Failures BullSequana S servers have memory monitoring features built into their design (based on Intel® Predictive Failure Analysis), which are fully independent from operating system-based tools for collecting and reporting correctable and uncorrectable memory errors. When running Linux, it is therefore recommended to disable the following features to avoid interference with error reporting tracked by the system's management: - Error Detection And Correction (EDAC) - the correctable error detection functionality of the kernel's Machine Check Event (MCE) handling To disable EDAC, search and blacklist the EDAC modules. To disable the MCE handling, set the boot parameter mce=ignore\_ce. This boot parameter also disables logging of such events via mcelog. # 3.23. Changing BIOS Settings MADNITNG W083: Do not change BIOS setup settings unless directed to do so by the support team. # W082 WARNING พกรว These procedures are for advanced users only. Risk of system damage. • To configure volMemMode to AUTO, use the following command: bsmBiosSettings.sh-H <IP address> -u <user> -p <pwd> -a set -n 'MEM.volMemMode 2' • To enable packet poisoning by default, use the following command: bsmBiosSettings.sh -H <IP address> -u <user> -p <pwd> -a set -n 'SETUP.PoisonEn 1' To restore MEM.oppReadInWmm to AUTO, use the following command: bsmBiosSettings.sh-H <IP address> -u <user> -p <pwd> -a set -n 'MEM.oppReadInWMM 2' To improve resilience against memory error, it is strongly recommended to enable Adaptive Double Device Data Correction (ADDDC). Use the following command: bsmBiosSettings.sh -H <IP address> -u <user> -p <pwd> -a set -n 'MEM.ADDDCEn 1' To avoid the issue of insufficient throttling for memory modules due to MRC calculation on systems equipped with M386AAG40MMB-CVF - 128GB Samsung - 2933 Mhz memory modules, use the following command: bsmBiosSettings.sh -H <IP address> -u <user> -p <pwd> -a set -n 'MEM.refreshMode 0' Do not apply this setting if the system is not equipped with this particular model of memory module. #### 3.24. GPUs with VMware It is mandatory to set the MMIOH BIOS parameter to 4 using the following command: ./bsmBiosSettings.sh -H <IP address> -u <user> -p <pwd> -a set -n 'RC.MmiohBase 4' **Note** With NVIDIA Tesla boards and if global memory size is bigger than 4 TB, set the parameter to 6. #### 3.25. Performance Parameters #### 3.25.1. BullSequana S200 , S400, S800 Servers 1. It is recommended to update the defaultbiossetup file to its latest version and check that the StaleAtoSEn value is set at 1. bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a get -n 'UPI.StaleAtoSOptEn' 2. For systems that are running SAP Hana/SAP BW, except BullSequana S200 servers, some BIOS settings may be tuned to improve performance with Intel® Xeon® Scalable processors by disabling HW prefetchers and adjusting IRQ/RRQ threshold. ``` bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.DCUStreamerPrefetcherEnable 0' bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.DCUIPPrefetcherEnable 0' bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MIcSpatialPrefetcherEnable 0' bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MIcStreamerPrefetcherEnable 0' bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MIcStreamerPrefetcherEnable 0' bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'UPI.IrqThreshold 3' ``` #### 3.25.2. BullSequana S1600 servers 1. It is recommended to update the defaultbiossetup file to its latest version and check that the StaleAtoSEn value is set at 1. bsmBiosSettings.sh-H <IP> -u <user> -p <pwd> -a get -n 'UPI.StaleAtoSOptEn' For systems that are running SAP Hana/SAP BW, some BIOS settings may be tuned to improve performance by disabling HW prefetchers and adjusting IRQ/RRQ threshold. ``` ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.DCUStreamerPrefetcherEnable 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.DCUIPPrefetcherEnable 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MlcSpatialPrefetcherEnable 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MlcStreamerPrefetcherEnable 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.MlcStreamerPrefetcherEnable 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'PM.WorkLdConfig 0' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'UPI.IrqThreshold 2' ./bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n 'CPU.L2RfoPrefetchDisable 1' ``` # 3.26. Mixed Memory Configurations for SAP HANA #### 3.26.1. BullSequana S200, S400, S800 Servers Two specific configurations mixing memory modules are allowed under the following conditions: - For SAP HANA only - Using only authorized parts: | For first generation Intel® Xeon® Scalable processors | For second generation Intel®<br>Xeon® Scalable processors | |-------------------------------------------------------|-----------------------------------------------------------| | <ul> <li>RDIMM 3DS 128 GB (Samsung</li></ul> | <ul> <li>LRDIMM 128 GB (Samsung</li></ul> | | M393AAK40B42-CWD) with RDIMM | M386AAG40MMB-CVF) with LRDIMM | | 3DS 64 GB (Samsung | 64GB (Samsung | | M393A8K40B22-CWD) | M386A8K40CM2-CVF) | | <ul> <li>LRDIMM 64 GB (Samsung</li></ul> | <ul> <li>RDIMM 64 GB (Samsung</li></ul> | | M386A8K40BM2-CTD) with LRDIMM | M393A8G40MB2-CVF) with RDIMM | | 32 GB (Samsung | 32GB (Samsung | | M386A4K40BB0-CRC) | M393A4K40CB2-CVF) | **Note** With a mix of 64 GB and 32 GB memory modules, the speed is 2 400 instead of 2 666. - Following populations rules: - In the configuration recommended: the larger size memory module in slot 0 and the smaller size one in slot 1 - All memory modules in slot 0 are the same and all memory modules in slot 1 are the same #### 3.26.2. BullSequana S1600 servers Configurations mixing memory modules are allowed under the following conditions: - For SAP HANA only - Using only authorized parts: - LRDIMM 128 GB (Samsung M386AAG40MMB-CVF) with LRDIMM 64GB (Samsung M386A8K40CM2-CVF) - RDIMM 64 GB (Samsung M393A8G40MB2-CVF) with RDIMM 32GB (Samsung M393A4K40CB2-CVF) **Note** With a mix of 64 GB and 32 GB memory modules, the speed is 2 400 instead of 2 666. - Following populations rules: - All the memory module slots of all the modules are populated - Half of the memory module slots are populated with one type of memory module and the other half with the other type. - In the configuration recommended: the larger size memory module in slot 0 and the smaller size one in slot 1 - All memory modules in slot 0 are the same and all memory modules in slot 1 are the same # 3.27. Intel® Optane™ DCPMM for SAP HANA Check that Intel<sup>®</sup> Optane<sup>™</sup> DC Persistent Memory (DCPMM) configuration is as follows: If that is not the case, modify the configuration. **See** Configuration Guide for more information on how to configure DCPMM memory modules # 3.28. Downgrading the DCPMM memory module firmware ApachePass firmware versions older than 1.2.0.5355 are no longer supported. # 3.29. Servicing Memory modules Before removing a memory module, go to the SHC Hardware Exclusion page and check that the memory module is not excluded. If the memory module is excluded, cancel the exclusion from the SHC Hardware Exclusion page. **See** The SHC Reference Guide for more information on Hardware Exclusion. # 3.30. MicroSD cards in Internal Dual RAID board (URS) In order to work properly in the Internal Dual RAID board, the microSDs must be formatted correctly. Please use only those provided by Atos representatives. # **Chapter 4. Information** # 4.1. Enabling Trusted Platform Module (TPM) # Important Before enabling the TPM feature, it is mandatory to verify that its usage complies with local laws, regulations and policies and get approvals or licenses where applicable. Bull SAS will not be responsible for any related liabilities to any compliance issues arising from your usage of TPM violating the above mentioned requirements. # **4.2.** Displaying Firmware Versions When displaying the firmware versions in the Server Hardware Console (SHC), the version of the BIOS\_BKUP firmware displayed is not the same as the version of the BIOS. The BIOS\_BKUP firmware does not depend on the CPU type. It is only used to reset the PEB/PEBS Ethernet connection. It does not allow to boot. ## 4.3. Default credentials for Redfish The default password for Redfish indicated in the BullSequana S Redfish Reference Guide, 86 A1 76FR 05, is no longer up to date. The correct one is given below. | Redfish | | | |------------------|-------------------------------------------------------------------------------------------|--| | Default username | Administrator | | | Default password | S30XXXXX where XXXXX are the last five digits of the system serial number (XAN-S30-XXXXX) | | **See** Installation Guide to locate the system serial number. ## 4.4. Post Package Repair (PPR) #### 4.4.1. Overview BullSequana S servers manage correctable memory errors with mechanisms such as ECC (Error Correcting Code), memory error threshold (leaky bucket), Adaptive Double Device Data Correction (ADDDC) and Post Package Repair (PPR). These technologies detect and repair faulty memory cells: ECC corrects, ADDDC maps out and PPR repairs. It is strongly recommended to enable these mechanisms which avoid replacing faulty memory modules and increase server availability. Post Package Repair (PPR) is a process that analyzes the memory cells and replaces the failing rows, or the weakest rows by spare ones. It can permanently repair failing memory regions within a memory module by leveraging spare DRAM rows. All memory vendors have added spare rows in their memory chips to be used in the event of failing cells. The memory controller is able to swap a new area of DRAM (the spare cells) and allows the activity to continue using this DRAM as if nothing had happened. PPR is integrated in the BIOS and requires a servicing reboot. **See** Configuration Guide for more details ## **4.4.2.** Repairing Correctable Errors When a **Correctable leaky bucket overflow** is indicated, a default process is triggered. This includes two steps: - 3. Adaptive Double Device Data Correction (ADDDC) is launched first, at run time. - This feature tracks correctable errors and dynamically maps out failing bits by spare-copying contents into another cache line. - 4. Post Package Repair (PPR) is launched at the next reboot. This feature permanently replaces the failing row with a spare one. A complete memory check can be done with the Advanced Memory Test option. It is therefore not necessary to replace the faulty memory module immediately. Following a **Correctable leaky bucket overflow** BMC message, perform the following operations: 1. Set the PPR Advanced Memory Test parameter to Auto mode so that an additional complete memory check is performed and the memory repaired at the next reboot. **Note** The Advanced Memory Test impacts reboot performance but is recommended regardless. Important Power Up PPR is disabled for UNC servers, because the UEFI variable is not accessible to the Memory Reference Code (MRC) in the slave modules. Consequently, the Advanced Memory Test option must be enabled, so that the memory modules are repaired. 2. Schedule a servicing reboot, without urgency. During the reboot, the PPR process is automatically launched by default to fix the issue permanently. If configured, the Advanced Memory Test completes the memory check and repairs the problem. ## Important The memory module should be replaced if: - Another leaky bucket overflow happens on the same memory module before the service reboot - The Advanced Memory Test reports a failure at the service reboot - The Advanced Memory Test is not performed and three leaky bucket overflows happen on the same memory module **See** Configuration Guide and Customer Troubleshooting Guide for more details # **Chapter 5. Delivery Content** ## 5.1. Delivered items - Documentation, firmware and customer tools are delivered on the Resource and Documentation DVD - BSMHW\_NG and iCare are delivered on the Bull Administration Tools DVD - VMware ESXi Installer is delivered, if ordered, on a bootable USB key - The Atos High-end Plug-in for vSphere web client and the Microsoft SCOM Management Pack are available on the Bull support website: <a href="http://support.bull.com">http://support.bull.com</a> ## 5.2. Documentation **Note** (\*) indicates a new version, (\*\*) indicates a new item. | Name | Description | Version | |---------------------------------------------------|--------------------------------------------------|---------| | BullSequana S Customer<br>Documentation Portfolio | Complete documentation dedicated to the customer | 15 (*) | | BullSequana S Field<br>Documentation Portfolio | Complete documentation dedicated to the field | 14 (*) | ## 5.3. Platform Firmware Notes • (\*) indicates a new version, (\*\*) indicates a new item - Intel® Xeon® 1<sup>st</sup> and 2<sup>nd</sup> generation processors now share the same BIOS firmware. - There are two different images of the BIOS firmware: one compatible with the PEB board and the other with the PEBS board. Their versions are numbered as follows: - x=0 for PEBS - x=1 for PEB The managing tools are configured to automatically select the adequate BIOS image. The FLASH\_M3WEO firmware version always reads as (0.0.0) even if the firmware has been successfully updated to a more advanced version. | Name | Description | Version | |-------------|----------------------------------------------------------------------------------------------------------------------|------------------------| | Apache Pass | Firmware for Intel <sup>®</sup><br>Optane <sup>™</sup> DC Persistent<br>Memory (DCPMM) | 01.2.0 build 5444 (*) | | BIOS_PUR043 | BIOS firmware for both first<br>and second generation<br>Intel <sup>®</sup> Xeon <sup>®</sup> Scalable<br>processors | 43.41.03 build x07 (*) | | Name | Description | Version | |----------------------------|---------------------------------------------------------------------------------|-----------------------------| | CLK_UNB | Firmware image for the clock generator circuit on UNB boards | 0.0.3 | | CPLD_IO_CPB | Flash image for the IO CPLD component on the CPB board | 2.7.0.0 | | CPLD_LMB | Firmware image for the CPLD on the LMB board | 0.5.0.0 | | CPLD_NBB | Flash image for the CPLD component on the NBB board | 3.2.0 | | CPLD_P_CPB | Flash image for the CPLD component on the CPB board | 2.5.1.0 | | ЕММ33_ВМС | Baseboard Management<br>Controller (BMC) firmware | 33.54.06 build 0031 (*) | | EMM34_LMC | Local Management<br>Controller (LMC) firmware | 34.18.00 build 0666 | | EMM_DEFAULT_BIOS_SET TINGS | Default BIOS settings file | 1.20 (*) | | ETH_SWITCH_LMB | Firmware image for the Ethernet switches on the LMB board | 0.0.2 | | ESXi_6.5_BullSequana_S | VMware supervisor | 6.5u3<br>build 14990892 | | ESXi_6.7_BullSequana_S | VMware supervisor | 6.7u3<br>build 15018017 | | FPGA_CPB | FPGA firmware for theCPB board | 3.1.4.0 | | FPGA_FLASH_M3WEO | Flash image for the embedded firmware of the sWitch Ethernet One Gigabit (WEO). | 1.0.0 | | FPGA_LMB_Mngt | Management FPGA firmware for the LMB board | 0.3.2.0 | | FPGA_LMB_Multi | Multimode FPGA for LMB board | 0.9.1.0 | | FPGA_UNB | FPGA firmware for UNB boards | 0.8.0.0 | | FLASH_M3WEO | FPGA image for the sWitch<br>Ethernet One Gigabit (WEO) | 2.0.0<br>(appears as 0.0.0) | | FW_PEB | Flash image for the SPI<br>4Mbit 85MHz 8SOIC<br>256Byte per page | 2.B.9 | | FW_PHY_PEBS | Flash image for the EEPROM 256KBIT 400KHZ 8SOIC | 1.0.0 | | FW_URS | Flash for the SPI 4Mbit<br>75MHz 8SO | 0.0.3 | | Name | Description | Version | |------------------|---------------------------------------------------------------|-------------------| | UNC_PE | Processing engine microcode for UNC | 1 build 20180808 | | UNC_PHY | PHY firmware for UNC | 1 build 20180808 | | UNC_SBUS | SBUS firmware for UNC | 0001 build 0x101A | | UNC_SERDES | SERDES firmware for UNC | 0041 build 0x105C | | VR_AVDD_UNC0_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_AVDD_UNC1_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_AVDD_UNC2_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_AVDD_UNC3_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_DDR_UNC0_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.3 | | VR_DDR_UNC1_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.3 | | VR_DDR_UNC2_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.3 | | VR_DDR_UNC3_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.3 | | VR_VDD_UNC0_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_VDD_UNC1_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_VDD_UNC2_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | | VR_VDD_UNC3_UNB | Configuration file for memory voltage regulator on UNB boards | 0.0.4 | ## **5.4.** PEB/PEBS Ethernet Firmware The following table gives the versions of the PEB and PEBS Ethernet firmware. Both firmware are embedded in the BIOS firmware. | Name | Description | Version | Build number | |------------------|---------------------------------|----------|--------------| | | Embedded Ethernet chip for PEB | | 800027C5 | | FW_88E1512_Intel | Embedded Ethernet chip for PEBS | 5.15 (*) | 80002782 | # 5.5. Adapter Firmware - **Notes** (\*) indicates a new version, (\*\*) indicates a new item. - The firmware used for the Emulex\_PCIe\_LPe31002-M6 adapter is also used for the following adapters: - Emulex\_PCIe\_LPe16002-M6 - Emulex\_PCIe\_LPe31004-M6 - Emulex\_PCIe\_LPe32002-M6 - Emulex\_PCIe\_LPe32004-M6 - For some configurations using the LSI\_SAS\_9305-16i adapter, it is strongly recommended to use the 16.00.09.00 firmware version. | Name | Version | |-------------------------------|-----------------------------------------------------------------------| | Broadcom_PCIe_BCM957416A4160C | 214.0.253.1 | | Emulex_PCIe_LPe12002-M8 | fw202a4 - UniversalBootCode1220a3<br>OneCommandManagerCLI 12.2.299.20 | | Emulex_PCIe_LPe31002-M6 | 12.6.240.40 OneCommandManagerCLI 12.6.240.33-1 | | Ethernet_Intel_I350-X520 | 23.5.2 | | LSI_MegaRaid_SAS_9361-16i | Package: 24.22.0-0045<br>Firmware: 4.740.00-8433 | | LSI_MegaRaid_SAS_9361-8i | Package: 24.21.0-0091<br>Firmware: 4.680.01-8446 | | LSI_MegaRAID_SAS_9460-16i | Package: 51.12.0-3027 (MR 7.12)<br>Firmware: 5.120.00-2904 | | LSI_SAS_9300_8e | P16:16.00.01.00 | | LSI_SAS_9300-8i | P16:16.00.01.00 | | LSI_SAS_9305-16i | 15.00.00/8.35.00 | | Mellanox_ConnectX-4 | 12.27.1016 (*) | | Mellanox_ConnectX-4Lx | 14.27.1016 (*) | | Mellanox_ConnectX-5 | 16.31.1014 (*) | | QLogic_QL41212HLCU | 2.11.4 (**) | | SolarFlare_SFN8522 | SF-103848 FW 4.15.5.1007-1<br>SF-107601 FW 8.0.3.1001-1 | #### 5.6. **Customer Tools** **Notes** • (\*) indicates a new version, (\*\*) indicates a new item. • MceLog was renamed MceLog\_For\_RHEL7. | Name | Description | Version | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | EMM_REGS_DUMP | This set of files gives the list of registers to dump in CPU and FPGA devices in case of CATERR detection or of IPMI dump command. | 1.1 | | EMM33_BMC_Bckp | The backup image of the Baseboard Management Controller (BMC) firmware. | 33.51.00 build 0592 | | mc-setup | A Linux Utility used to discover the embedded management board's MAC address and to change the embedded management board's IP address. | 1.2.1 build 2 | | MceLog_For_RHEL7 | A Linux tool dedicated to collect MCE logs on servers running RHEL 7. | 158 build 50 | | MceLog_For_SLES | A Linux tool dedicated to collect MCE logs on servers running SLES. | 1.48 build 1.13 (**) | | Plug_in_For_SCOM | A set of tools to allow monitoring of<br>BullSequana S Series servers by<br>Microsoft System Center Operations<br>Manager (SCOM) | 1.0.1 build 161 | | plug_in_for_vSphere<br>_Web_Client | Atos High-end Server Plug-in for vSphere Web Client | 3.0 | | psetup | A Windows Utility used to discover the embedded management board's MAC address and to change the embedded management board's IP-address. | 1.2.4 | #### **5.7. Management Information Base (MIB)** **Note** (\*) indicates a new version, (\*\*) indicates a new item. | Name | Description | Version | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | MIB_bull_PlatformManagement | Defines Platform<br>Management SNMP interfaces<br>of Bull servers. | 201807171200Z | | MIB_PlatformEventTraps | The Platform Event Trap definition file. This MIB (Management Information Base) file is used by SNMP (Simple Network Management Protocol) managers to receive server hardware events. | 2.3.8 | # **5.8.** Bull Admin Tools **Note** (\*) indicates a new version, (\*\*) indicates a new item. | Name | Description | Version | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | BSMHW_NG | A set of prompt commands, based on free IPMI open source commands, used to manage server or device hardware. These commands can be used to return information and status and/ or to remotely control and configure server hardware. | 1.5.23 (*) | | Bull_Admin_Tools_VM_<br>Appliance | An appliance that delivers Bull Administration tools on CentOS system. | 4.2.0 (*) | | iCare | A WEB application used for hardware unit maintenance. Both Linux and Windows versions are provided. | 2.7.6 (*) | # **Chapter 6. History of Previous Versions** ## 6.1. All models ## 6.1.1. TS 034.04 (March 2021) #### **New Features and Changes** This Technical State (TS) 034.04 is a patched one compared to TS 034.03. It provides important fixes and contains new releases of the following firmware: - BIOS PUR043 - EMM\_DEFAULT\_BIOS\_SETTINGS ## BIOS\_PUR043 Fixes data corruption issue in BullSequana S1600 servers where buried-M optimization is enabled. Buried-M was disabled by setting CPU.enabledBuriedCA to 0 in previous BIOS release. In this BIOS release Buried-M is now enabled by setting CPU.enabledBuriedCA to 1 in BIOS default settings file **Note** The buried-M feature does not apply to glueless servers. ## EMM\_DEFAULT\_BIOS\_SETTINGS Change default setting for CPU.enableBuriedCA from 0 (Disabled) to 1 (Enabled) to improve remote memory latency ## 6.1.2. TS 034.03 (February 2021) ### **New Features and Changes** This Technical State 034.03 is a patched one compared to Technical State 034.02. It provides important fixes and contains new releases of the following firmware: - BIOS\_PUR043 - EMM33\_BMC #### **Resolved Issues** #### All models #### LDAP authentication SHC authentication using Active Directory is now working correctly. ## • Redfish: Data1 and Data2 fields Data1 and Data2 are now persistent: they do not disappear after a BMC restart anymore. ## **BullSequana S1600 Server** • Redfish: bmc.physical\_machine\_tag key Once set, the bmc.physical\_machine\_tag key is now visible using Redfish. System under Suse OS stuck after reboot The reboot command now functions correctly: the system no longer gets struck during the boot sequence. #### 6.1.3. **TS 034.02 (November 2020)** ## **New Features and Changes** This Technical State 034.02 is a patched one compared to Technical State 034.01. It provides security fixes and contains new releases of the following firmware: - BIOS\_PUR043 - EMM33\_BMC - EMM\_DEFAULT\_BIOS\_SETTINGS ## 6.1.4. TS 034.01 (October 2020) ## **New Features and Changes** #### BIOS\_PUR043 - Revised LC6/SCI timeout check and added SCI register dump - Increased timeout for SMM CPU synchronization - Update Gbe X722 Uefi driver from 3.8.07 to 4.3.05 to fix unhealthy Gbe driver warning in device manager - Add new setup setting CPU.enableBuriedCA that allows enabling/disabling performance feature "buried-M" for machines with UNC. This setting is disabled by default. - Enable error reporting in UNC after UNC DDR memory initialization to avoid false error signaling - New defaultbiossetup version 1.15 - ADDDC (Adaptive Double Device Data Correction) is enabled by default for x4 DIMMs on the BullSequana S series. A new "Auto" option for MEM.ADDDCEn enables or disables ADDDC depending on the platform type. **Note** With ADDDC enabled, there is an application dependent performance impact, typically a few percent, because the Paging Policy is changed from Open Adaptive to Closed. If the performance impact becomes a problem, the setting should be changed back to Disabled. - SDDC+1 (Single Device Data Correction Plus One) is disabled by default because only single bit errors can be corrected after transition to the +1 state. - SMBus hang error recovery is enabled by default. - Fast Cold Boot is disabled by default. - Check for UPI lane width reduction and send event to the BMC - Workaround for missing UNC DIMM SPD data - Disable ME sensor #128 that reports USB2 device connection and disconnection in SEL (USB link that connects BMC USB device seems to disconnect from time to time for unknown reason) - Force BIOS to attempt correcting UPI link with a cold reset instead of halting the system with assertion in some error condition: - When discovered link has one valid port in a side and invalid peer port in other side - When an AP Socket is discovered but hasn't come out of reset - Enhance SMM MCA Error Handler: Process and report all MCA Banks that have Valid bit set and not only the ones that raise SMI when CATERR occurs - Reenable PCI resource table dump in BIOS traces for glueless system and keep it disabled for system with UNC - Update Intel PCH 10GbE firmware from LAN Enabling Kit 2020-ww22-lbg-b2-lek-pkg #### EMM33\_BMC - Redfish: support of firmware update for all the LMB/UNB components - Full SPD DIMM serial number and date code added in Web FRU display page and identity card. BIOS\_PUR043.39.01 is a prerequisite. - The SHC WEB page for firmware update is now greyed when connected on a slave module. Firmware update through SHC is now only supported from master module. - SHC: a new group has been added - Group name: noWeb - IPMI Privilege level: OEM - A user in this BMC group won't be able to open a HTTP session meaning that connection to the GUI won't be possible. - A user in this group will only be allowed to launch IPMI commands. - SHC: LMC LED ID management for LMB0, UNB0, UNB1, CLK0, CLK1 - SHC: LMC reset capability added ## EMM\_DEFAULT\_BIOS\_SETTINGS Add new setup option CPU.enableBuriedCA to enable buriedCA in all processors (used on MESCA3 16S only) Possible settings are 0 = Disabled (default) and 1 = Enabled #### ETH SWITCH LMB - ETH\_SWITCH\_LMB firmware versioning feature added - Failsafe feature while updating ETH\_SWITCH\_LMB firmware to avoid upgrade of incorrect firmware file added #### **Resolved Issues** #### All models #### System crash with FPGA EPO To prevent this issue, the following parameters have been modified: - the Vin\_ON and Vin\_OFF thresholds in BMC firmware - the timing logic for DDR VR Power Good Signals in CPB FPGA ## Updating the BIOS Firmware The BIOS firmware update through the SHC now ends correctly without any contradictory messages being displayed. ### • Redfish: Disappearing properties in Accounts Account properties whose string includes spaces are now correctly managed. #### • Redfish: Firmware update The BIOS and FPGA\_CPB firmware updates now take place without any issues. ## **BullSequana S1600 Server** ## Reset of the LMC Resetting the LMC is now possible from the SHC. ## • LMB and UNB module identification LEDs Management of the LMB and UNB module identification LEDs is now possible from the SHC. ## • ERR\_SCI\_LINK\_FAILURE after OS reboot The timeout delay has been modified in the BIOS firmware to prevent the hang of the system restart after rebooting the OS. #### TS 024.02 (August 2020) 6.1.5. ### **New Features and Changes** This Technical State 024.02 is a patched one compared to the Technical State 024.01. It contains new releases of the following firmware. ## CPLD\_P\_CPB Adds issue fixes ## EMM33\_BMC Fixes SHC security vulnerabilities #### EMM34\_LMC Adds issue fixes ## FPGA CPB Adds issue fixes #### **Resolved Issues** #### All models ## • System shutdown with CATERR error In rare cases, the system shuts down and a CATERR error is signaled. #### · PCI boards link down In rare cases, the link of all the PCI boards goes down at the same time and the drivers of the PCI boards are unable to re-establish it. #### Undetected PCI boards In rare cases, at power on, some PCI boards are not started up and therefore not detected by the system. ## **BullSequana S1600 Server** #### UNC shutdown In rare cases, the fan management algorithm reports an incorrect UNC temperature value (over 4000°C) and shuts down the UNC. ## 6.1.6. TS 024.01 (June 2020) ## **New Features and Changes** #### **BIOS\_PUR043 Firmware** - Update GbE Binary for PEB and PEBS These binaries contain the fixes for Port 0 drop after Force Power Off and the Port 0 "down" in the OS after re-enabling port 0. - Add new setup option SETUP.BiosSetupVersion. This read-only setting cannot be modified in the BIOS setup utility. - BIOS now sends warning message to BMC when UPI link failed to initialize in full width because it will cause significant performance reduction if one or more UPI link work in half width. - Fix vulnerability: this new BIOS forbids access to SPI flash descriptor from CPU so malicious software can't corrupt SPI flash. - Add new setup option PCH.DisableShutdownCycle. If set to 1, this option disables PCH response to shutdown message sent from CPU to PCH on catastrophic CPU error. PCH responds to this message by triggering warm reset to avoid potential data corruption caused by CPU unpredictable behavior after catastrophic error. However, this warm reset might also prevent BMC from reading CPU error registers, making it more difficult to find out the root cause of the catastrophic error. So, it is recommended to disable PCH response to shutdown cycle on machines where we want to investigate crashes. - In BIOS 43.37.08.x14 it was required to launch Device Manager to make boot option for iSCSI device appear in boot list. This BIOS fixes this issue: if an Ethernet card configured as iSCSI is present you no longer have to enter Device Manager to boot from a network drive connected to this card. - Fix password check on OS boot: in previous BIOS 43.37.08.x14 there was a problem when supervisor password was enabled in BIOS setup. BIOS would check password on entry into setup utility (which was normal and expected) but also on on OS boot (which was unexpected). This BIOS fixes this issue: when supervisor password is enabled in BIOS setup there is no password check on OS boot, only on entry into setup utility - In previous BIOS 43.37.08.x14 it was not possible to use IPMI boot device command to boot VMware from USB stick. This BIOS fixes this issue. - BIOS now stops after SCI link init timeout because it is considered a fatal error (BMC firmware will be notified and shut down the machine). - Report CPU-to-UNC UPI link init failure to BMC. BIOS stops after link init timeout because it is a fatal error. BMC will shut down the machine. - Report slave module data transfer failure to BMC. BIOS stops after data transfer timeout because it is a fatal error. BMC will shut down the machine. - Clean up UPI link retries in MC banks on BullSequana S1600 servers. Linux will no longer report machine checks in MC banks 5/12 in Linux boot log - Fix LAN drop problem in Force Power Off #### CPLD\_P\_CPB Added support for URS to interface BMC and Cyprus chip #### EMM\_DEFAULT\_BIOS\_SETTINGS • Add new setup option SETUP.BiosSetupVersion. The setup version is in an integer format (no dot). For this release, it is 112. The setup version can be viewed using the following command: bsmBiosSettings.sh-H <IP> -u <user> -p <pwd> -a get -n 'SETUP.BiosSetupVersion' **Note** The setup version should not be modified. It is intended to be read-only. - Change MEM.allowCorrectableError from 1 (Enable) to 2 (AUTO), where AUTO now means DISABLE. The result of this change is to disable the channel if there are FPT errors during memory training. - Add new setup option PCH.DisableShutdownCycle. The default is 0 (Disable). If set to 1, this option disables PCH response to shutdownmessage sent from CPU to PCH on catastrophic CPU error. PCH responds to this message by triggering warm reset to avoid potential data corruption caused by CPU unpredictable behavior after catastrophic error. However, this warm reset might also prevent BMC from reading CPU error registers, making it more difficult to find out the root cause of the catastrophic error. So, it is recommended to disable PCH response to shutdown cycle on machines when investigating crashes: bsmBiosSettings.sh -H <IP> -u <user> -p <pwd> -a set -n ' PCH.DisableShutdownCycle 1' Add new setup option MEM.Type16Windows. The default is 0 (Disable). It is recommended to set it to 1 (Enable) on Windows systems to report the maximum memory capacity in the Type 16 SMBIOS structure in the format expected by Windows: bsmBiosSettings.sh -H <IP> -u u<user> -p <pwd> -a set -n 'MEM.Type16Windows 1' ## EMM33\_BMC - BullSequana S1600: Hardware reset button in SHC is greyed - BIOS trace is enabled by default - New version of openssl 1.0.2u - UPI lane reduction detected and logged into BMC message log - New config key to force HiTDP config - Internet Explorer 11 is no longer supported, use Google Chrome or Mozilla Fiirefox - URS support: RAID configuration status and SD Card 0 and 1 status are monitored and displayed in the sensor page of the SHC - A timeout error event for UPI link initialization has been added. In some rare cases BIOS can hang indefinitely while waiting for the UPI links to the UNCs to become ready. This event is decoded by the BMC. - · Redfish: - Now enabled by default - Improved response time - Support of SEL Clear log action added - Active Directory configuration can now be displayed - Added PEBS to software inventory - Disallow ReadOnly accounts from using Patch in Bios Settings - Signed firmware update support: this firmware version implements the control of firmware signature during the update process. Only signed firmware can be updated from this version. Update of non signed firmware will be refused. ## EMM34\_LMC - UNB Fan Control algorithm - Signed firmware update support: this firmware version implements the control of firmware signature during the update process. Only signed firmware can be updated from this version. Update of non signed firmware will be refused. ### FPGA\_CPB - Changes to Turn ON ID LED when reset button pressed is implemented - Error dump feature during abrupt shutdown due to EPO, CATERROR and THERMTRIP implemented #### **Resolved Issues** #### **All Models** ### Faulty memory module information missing from the SHC When a DCU error (Poison error) is detected, the faulty memory module is now identified in the Server Hardware Console (SHC). #### Memory module exclusion Excluding a memory module using the Hardware Management CLIs is now possible. ### • Slave modules unavailable Having unavailable slave modules after booting no longer happens. ## • Redfish: DCPMM memory modules The MemoryDeviceType is now correctly set to IntelOptane for DCPMM memory modules. #### · Redfish: PEBS firmware For systems equipped with PEBS modules, the PEBS firmware are now listed in the redfish/v1/UpdateService/SoftwareInventory. ## **BullSequana S1600 servers** - iCare: Incorrect event owner in the System Even Log viewer There are no longer any discrepancies in the event owners. - iCare: Failed update of FPGA\_LMB\_Mngt during global firmware update The FPGA\_LMB\_Mngt\_Image firmware (LMB MAIN\_FPGA2) is now correctly updated during firmware global update. ## 6.1.7. TS 022.04 (August 2020) ### **New Features and Changes** This Technical State 022.04 is a patched one compared to the Technical State 022.03. It contains new releases of the following firmware. #### BIOS\_PUR043 - · Fixes SHC security vulnerabilities - Adds new setting PCH.DisableShutdownCycle This setting can be used to prevent the reset of the system in order to investigate a crash and collect exhaustive dumps. It is set to 0 by default, meaning the reset of the system will happen. If it is set to 1, the reset will be prevented. It is recommended to set the setting to 1 only when investigating a problem. #### CPLD P CPB Adds issue fixes #### **EMM33 BMC** Fixes SHC security vulnerabilities ## FPGA\_CPB Adds issue fixes #### **Resolved Issues** This release fixes the following issues. ## System shutdown with CATERR error In rare cases, the system shuts down and a CATERR error is signaled. #### · PCI boards link down In rare cases, the link of all the PCI boards goes down at the same time and the drivers of the PCI boards are unable to re-establish it. #### Undetected PCI boards In rare cases, at power on, some PCI boards are not started up and therefore not detected by the system. ## 6.1.8. TS 022.03 (January 2020) ## **New Features and Changes** This Technical State 022.03 is a patched one compared to the Technical State 022.02. It contains new releases of the following firmware: - BIOS\_PUR043 - EMM33\_BMC #### **Resolved Issues** #### **All Models** #### Connection to the BMC lost On a multi-module compute box, if the Hide Management Port option is selected in the SHC of each module, a Force Power Off results in the loss of the connection to the BMC. #### **BullSequana S1600 servers** ## • Reboot under OS impossible Restarting the system under OS is not possible: the booting sequence gets stuck and the system cannot be powered off. ## 6.1.9. TS 022.02 (November 2019) #### **New Features and Changes** #### **ApachePass firmware** New wipeout script "startup.nsh rev 1.1": allows to clear the content of DCPMM memory modules in Application Direct mode. #### BIOS\_PUR043 firmware - Support BullSequana S1600 servers - Update Gbe X722 Uefi driver from 2.0.36 to 3.8.07 to fix unhealthy Gbe driver in device manager - Report correctly uncorrectable fatal error generated by Data Cache Unit (DCU) Machine Check Bank 1 in BMC as Fatal error instead of no-Fatal error - Updated to Intel PurleyRefresh reference code BKC19ww26 (New ApachePass firmware image required version (5395)) - Update PCH ME Firmware to latest version SPS E5 04.01.04.323.0 - Update first generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor H0 microcode to version mb750654\_02000064 - Update second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor B0 microcode to version mbf50656 0400002b - Update second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor B1 microcode to version mbf50657\_0500002b - Update second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor A0 microcode to version mb750655 03000012 - Fix "IPMI Watchdog timer expired" event logged in BMC messages after 20 min when booting FrontPage or Setup - Update PEB and PEBS 10GbE firmware to 4.10 version from Lewisburg Enabling Kit "2019\_WW23\_LBG\_B2\_LEK\_PKG" - Fast boot is disabled by default. To enable it, use the following command: bsmSetConfParam.sh-H BMC\_IP -u super -p pass -k 'bmc.bios.enable\_traces' -x yes • New default setup settings file v1.9. ### EMM33\_BMC firmware - · Redfish: - assetTag field management - Support of SSL certificate for https access through redfish - it is possible to update some firmware through redfish interface - it is possible to get or set any BIOS setting - Active Directory user's group support - support of Managers/{BMC\_Instance}/LogServices schema - support Managers/{BMC\_Instance}/EthernetInterface schema - support Managers/{BMC Instance}/NetworkProtocol schema - adding LDAP enable attribute for authentication through LDAP or not. It is persistent (ie over a BMC reset) - monitoring of redfish services for automatic restart if a service stop - adding two OEM attributes 'data1' and 'data2' in chassis schema. The usage is customer dependent. They are persistent (ie over a BMC reset) - add slave support for log-service messages #### EMM34\_LMC firmware • Logging of UNC Error Dump Registers post CATERR event assertion ## EMM\_DEFAULT\_BIOS\_SETTINGS file The defaultbiossetup file has been updated to include all BIOS settings contained in BIOS\_PU043.36. This includes the settings to disable PCIe ports on module 4 and above: - PCI.PciePortDisableMx\_y (where x = module# and y = port #) - default = 2 (AUTO) ## FPGA\_LMB\_Mngt firmware · Error dump feature implemented ## FPGA\_LMB\_Multi firmware Clock measurement improvements for 100MHz #### **FPGA UNB firmware** Clock measurement improvements for 100MHz #### **Resolved Issues** #### Redfish - https connection is now supported - The Count attribute for ProcessorSummary is now correctly implemented #### All models #### FPGA Update The update of the FPGA\_CPB firmware, using the CLI commands or the Server Hardware Console (SHC), is now completed normally. ## **BullSequana S1600 servers** ## System Hard Reset or Reboot Performing a system hard reset or reboot from the Operating System (OS) is now possible. #### • Incomplete FRU Information The FRU information of the UBox components, displayed in the SHC FRU Information page, is now complete. #### • Incorrect Total Memory Size The Memory Size value displayed in the SHC Power Management is now correct: the value displayed is the memory size of the partition. ## • IPMI Out-Of-Band Deactivation The deactivation of IPMI OOB from the slave module is now propagated to the slave modules. ## **6.2.** BullSequana S200, S400, S800 Servers ## 6.2.1. TS 021.03 (September 2019) ## **New Features and Changes** This Technical State 021.03 is a patched one compared to the Technical State 021.02. It contains new releases of the following firmware: - EMM33\_BMC - FPGA\_CPB #### **Resolved Issues** This release fixes the following issues. ## • Motherboard (CPB) failure there are some very rare corner cases where transition from very low current to very high current in the Voltage Regulator (VR) of the CPU may damage this VR and so causes a mother board failure ## • Server Hardware Console (SHC) with /var full On BullSequana S200 servers, the SHC version 33.38.00 may hang due to the /var file system being full. ## 6.2.2. TS 021.02 (July 2019) #### **New Features and Changes** #### BIOS\_PUR043 - Integrate Insyde code drop 34 aligned with PurleyRefresh BKC19ww16 (Intel® DCPMM firmware image required revision (5375)) - Update PCH ME Firmware to latest version SPS E5 04.01.04.296.0 - Support second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor stepping A0, B1, H0 - Update first generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor H0 microcode to version mb750654\_0200005e - Update second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor microcodes - B0 to version mbf50656 04000024 - B1 to version mbf50657 05000024 - A0Intel<sup>®</sup> Optane<sup>™</sup> DC Persistent Memory (DCPMM) to version mb750655\_03000010 - Added "Fast Boot" option, that help to reduce BIOS traces and therefore boot time. Can be activated with a BMC key: - bsmSetConfParam.sh -H BMC\_IP -u super -p pass -k 'bmc.bios.enable\_traces' -x yes|no - pmsmMC.py config -n bmc-node -s bmc.bios.enable\_traces=yes|no - Make BIOS boot automatically the next Bootable Device without displaying Popup Fail - Log Intel® DCPMM runtime health status changes and uncorrectable (poison) memory errors to the BMC. To enable this logging, either: - Apply the default settings from the defaultbiossetup.1.8 file: bsmBiosSettings.sh -H ip -u user -p password -a reset - Enter the following commands: bsmBiosSettings.sh-H ip -u user -p password -a set -n 'SETUP.FnvErrorEn 1' bsmBiosSettings.sh -H ip -u user -p password -a set -n 'SETUP.FnvErrorLowPrioritySignal 1' bsmBiosSettings.sh -H ip -u user -p password -a set -n 'SETUP.FnvErrorHighPrioritySignal 1' - Dump Model Id and Stepping of each processor in multimodule system - Fix unexpected VMware crash when the Page Retirement feature is activated ## EMM\_DEFAULT\_BIOS\_SETTINGS **Note** The defaultbiossetup file is common to first and second generation $Intel^{\circledR}$ Xeon $^{\circledR}$ Scalable processors. - Disable MEM.setSecureEraseAllDIMMs setting changed from 1 (Enable) to 0 (Disable). Default setting in defaultbiossetup file was incorrect. This setting, when enabled, causes persistent Intel® DCPMM to be erased during the boot when security on the memory module is enabled and locked. - Enable Intel® DCPMM RAS support by enabling the following settings: - SETUP.FnvErrorEn changed from 0 (DISABLE) to 1 (ENABLE) - SETUP.FnvErrorHighPrioritySignal changed from 0 (DISABLE) to 1 (SMI\_SIGNAL) - SETUP.FnvErrorLowPrioritySignal changed from 0 (DISABLE) to 1 (SMI SIGNAL) - Enable XptPrefetchEn for second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processors #### **EMM33 BMC** - The udpsrv/tftp server in the BMC does NOT do a DNS lookup for name resolution anymore. This prevents having time-out during the tftp transfers when the DNS is not accessible. - In Configuration -> BMC Settings -> Messages web page of the SHC, when enabling Syslog forwarding feature, the System Event Log events are now sent to the remote syslog in addition to the messages logs - In Configuration -> BMC Settings->Network web page of the SHC, it is now possible to disable IPMI OOB access - In Configuration -> BMC Settings->Network web page of the SHC, it is now possible to hide eth0 port to the operating system - Display firmware version of Intel® DCPMM in web interface - Sensor list and values have been added in the log collect function of the SHC - A progression bar has been added in the power management web page when powering on or off the server - The green power LED is now used to indicate boot sequence - This release is the first release that brings the support of Redfish. Please refer to the Redfish documentation to have detailed on which features are supported. #### **Resolved Issues** ## **Getting FRU Information on Mellanox ConnectX-4 Adapters** There are no more discrepancies between the adapter FRU information displayed by the Server Hardware Console (SHC) and the results of the lspciconf\_m3.pl script. #### **SHC Messages Page Unreachable** Using the "character in a user message no longer renders the Messages page unreachable. ## **PEBS SFP Fault Messages** The out of place message is no longer displayed when no cables are plugged into to the PEBS. ## **WEO Fault Signal** A WEO fault signal message is no longer issued. ## System crash when the Page Retirement feature is activated There are no longer system crash after several correctable memory errors when the Page Retirement feature is activated. The SDDC+1 and Page Retirement features may have been disabled as part of the temporary workaround. After the installation of the TS 021.02, enable them with the following CLI commands: \$ bsmBiosSettings.sh -H X.X.X.X -u super -p <password> -a set -n 'MEM.SddcPlusOneEn 1' \$ bsmBiosSettings.sh -H X.X.X.X -u super -p <password> -a set -n 'MEM.PageRetireEn 1' ## 6.2.3. TS 020.03 (May 2019) ## **New Features and Changes** This Technical State 020.03 is a patched one compared to the Technical State 020.02. It contains new releases of the following firmware: - BIOS\_CCL041 - BIOS\_SKL040 - EMM33\_BMC #### **Resolved Issues** ## **Unexpected Server Hardware Console (SHC) Reboot** The SHC does not reboot unexpectedly anymore. ## **Incorrect USB Ports found by Microsoft WS2019 Cert test** The test now finds the correct type and number of USB ports. ## 6.2.4. TS 020.02 (March 2019) ## **New features and changes** #### **General** This version supports the following main new features: - Second generation Intel® Xeon® Scalable processors - Intel® DCPMM memory modules ### BIOS\_SKL040 - Supports display of ATOS logo on the BIOS access screen. - Add 2 corrections for BIOS settings that could return to default values and cause loss of customer settings: - Preventing reset BIOS settings to default in case of CMOS issue (battery or checksum). - Avoid copying defaultbiossetup file to current biossetup file (then resetting configuration) prior to the transfer of the current BIOS settings back to EMM, at the end of BIOS phase. - RAS: supports Partial Memory Mirroring, adapt the event sent to BMC in consequence. - Enable data poisoning but let Viral disabled, used for error containment. - Update Intel® Server Platform Services manageability engine firmware version to SPS\_E5\_04.00.04.393.0. - First generation Intel® Xeon® Scalable processor microcode has evolved to MB750654\_02000050 in Intel's Reference Code #### CPLD\_P\_CP • PEB Phy reset and SPI Mux selection logic changed to take care of corner cases of PEB flash corruption during AC Power ON/OFF operation. ## EMM\_DEFAULT\_BIOS\_SETTINGS - Configure volMemMode to AUTO instead of 1LM to natively support MemoryMode (2LM) required by DCPMM memory modules. - Enable packet poisoning by default to allow a better errors containment. ## EMM33\_BMC - Support of DCPMM memory modules - New Atos branding support - An informative message is added in the message log during boot if the memory size is different from the one stored during previous boot - An informative message is added in the message log during boot if the number of CPUs is different from the one stored during previous boot - User can add free text in BMC message log through web interface: Maintenance > Maintenance Operations > Add User Message - New RAS event: Partial Memory Mirroring activated - A new option is available to User in Maintenance > Remote Console Setting > User Specific > "Launch Remote Console in Java WEB Start" to enable/disable the use of Java Web Start to launch the Remote Console. - Improvement in security, some deprecated ciphers have been disabled: - SEED-SHA, RC4-SHA, RC4-MD5, DES-CBC3-SHA, DES-CBC-SHA, EXP-DES-CBC-SHA, EXP-RC2-CBC-MD5, EXP-RC4-MD5 - No possibility of enabling enable-weak-ssl-ciphers support have been removed in openssl - SSL v3 is disabled #### **FPGA CPB** - Implemented BMC watchdog time out reset counter. - Support to reset PCH and PEB PHY using ASRAM register. #### **Resolved issues** **Note** The four first issues listed below are actually resolved by the TS 007.02 but were missing from its release note. #### **PEB Ethernet Activity LEDs** PEB Ethernet LEDs behave now correctly. **See** Description Guide for more information on LED behavior #### Fan Messages at Power On No more inconsistent fan status messages are issued at Power On. #### Power Supply Unit (PSU) Redundancy Sensor The Power Redundancy sensor is now reliable to check power supply. #### Dismounting and Mounting Back a Module from a Partition Partitioning from the SHC after having dismounted and mounted back a module from a partition on a multi-module with a partition made of two modules is now possible. #### **Memory Module exclusion** Excluding a memory module from the SHC is now possible. ## **BIOS Update** Using the Preserve NVRAM option when updating the BIOS firmware does not lead to PEB/PEBS issues anymore. **Note** To avoid any issues with firmware update, it is strongly recommended to use the global firmware update feature available through iCare or the BSM CLI commands. ## 6.2.5. TS 007.02 (November 2018) #### New features and changes #### BIOS\_SKL040 - Add new entry "12TB" for MMIOH\_Base setting in BIOS setup to solve a failure with VMware ESXi and Tesla GPU cards - Update first generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor microcode for security issues Spectre\_NG and L1TF (SA-00115 and SA-00161) to version MB750654 0200004D - Fix the ACPI SLIT table when SNC is enabled, now the table is getting the correct distances - Implement Page Retire mechanism for VMware (remove memory pages when too much corrected errors occur) by using CMCI interface. This mechanism is controlled with 3 new settings and enabled by default: - MEM.PageRetireEn: Activate or not the Page Retire (0=Disable/1=Enable) - MEM.PageRetireErrThreshold: Num of errors in a timeframe (default:10) - MEM.PageRetireThresholdWindow: Timeframe in hours (default:24) - Remove "Lacking IO resources" warning because it is only useful in Legacy mode not UEFI mode. - Workaround for UPI Topology issue, rerun several times the process instead of aborting immediately (max 4 times). - Send additional information to EMM when error with DIMMs to know if memory is excluded or not. - Use BIOS Code drop 59 #### CPLD\_IO\_CPB Filter removed from BMC hang status signal to decrease action delay during the BMC hang event Filter added for BMC hang status signal #### EMM33\_BMC - New version of OpenSSL 1.0.2k, to increase the security level (support of TLS 1.2) - New version of OpenLDAP 2.4.46 #### **EMM\_DEFAULT\_BIOS\_SETTINGS** - Revert UPI.StaleAtoSOptEn to 1, mistakenly switched to 0 - Add a revision number to the defaultbiossetup file, name will now have the following naming: "defaultbiossetup.X.Y" - X= Major revision (example: adding or removing settings) - Y= Minor revision (example: changing settings values) Important The revision number must be removed from the name before the file is uploaded to BMC. - To avoid any compatibility issues with USB devices, all the USB ports located at the front of the server are configured as USB2 ports. Default value are switched to 0 instead of 1. - PCH.PchUsbSsPort\_3 : control topmost connector - PCH.PchUsbSsPort\_4 : control bottommost - PCH.PchUsbSsPort 5 : control middle - Add 3 new BIOS settings for VMware Page Retirement - MEM.PageRetireEn: Activate or not the Page Retire (0=Disable/1=Enable) - MEM.PageRetireErrThreshold: Num of errors in a Timeframe (default:20) - MEM.PageRetireThresholdWindow : Timeframe value (default:24 hours) To modify the settings, use the following command: ./bsmBiosSettings.sh-H <IP address> -u <user> -p <pwd> -a set -n '<parameter> <value>' #### FPGA CPB - ASRAM operating frequency changed to 100Mhz from 200Mhz - PEB buffer was in Flip Flops. To do timing closure, this is changed to RAM - FPGA\_CS\_N signal is double synced before using in the counter - Latches were there in CAT Error and CPU F/U/C Error Timers and this are removed - Clock enable signals were used as clocks in few places so these are changed too - The 6.25MHz clock to shifty bus logic were output of counter earlier. Now this clock is generated from PLL itself - · Some dangling logics are removed - Clock and other timing constraints were updated to make sure there are no internal timing issue - Latches were there in Sync block and these are removed now #### **FPGA M3WEO** - Fixed major revision ID - The following registers were wrongly mapped for module 1 and module 2: - SPI1\_register\_addr\_B16 - o\_SPI1\_register\_addr\_B17 - o\_SPI2\_register\_addr\_B16 - o\_SPI2\_register\_addr\_B17. This been corrected: the following operations will now function correctly: - FRU Read/Write - BCM register Read/Write - BCM Flash Read/Write - M3WEO register access for module 1 and module 2 #### **Resolved issues** #### **FAN Regulation Messages** Fan speed is now suitably regulated: there are no longer multiple alarming fan speed sensor statuses or messages in the System Event Log (SEL). ## **Mounting Drives as Virtual Media** Virtual Media now works correctly with two drives. Be aware that clicking on Connect or Disconnect in the Virtual Media dialog box causes the existing virtual media to be disconnected and a new USB device to be connected with the updated virtual media configuration. Also, clicking on Virtual Media Connect or Disconnect buttons while an installation is running from virtual media is likely to interrupt the installation. ## PXE Boot with a Mellanox\_ConnectX-4Lx Adapter With the adapter firmware provided with this TS, the UEFI firmware is now installed by default. Consequently, booting with PXE is no longer an issue. If this adapter is part of the server, be sure to update its firmware to the latest version. #### **IO Port Resource Message** The irrelevant *Lacking IO port resource* message no longer appears when booting. ## 6.2.6. TS 006.02 (August 2018) ### **New Features and Changes** #### BIOS\_SKL040 • Enable StaleAtoSEn BIOS setting by default to improve performance **See** Chapter 4. Recommendations for more information on performance improvement - Fix S800 USB booting timeout for VMware - UPI warning message sent to BMC only when failure in fast mode - Suppress UPI warning for non-existing UPI link - Avoid errors on Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processors with only two UPI links - · Fix in DMAR table avoiding error messages with RHEL - Fix Bootdev issues with bootable USB or VMware - Provide relevant memory module location information in case of memory failure or warning (module/socket/iMC/channel/dim/rank) - Fix SRAT APIC and X2APIC affinity structures #### EMM33 BMC - In Messages log, BIOS messages are not displayed as BMC messages anymore - Support of OEM model 38 in SNMP traps #### **FPGA CPB** - Logic used to run RPL\_FAN at full speed changed - ID LED turning ON or OFF logic moved to IOCPLD #### **Resolved Issues** ## **CPU Power Consumption Sensors** The CPU power consumption sensors now reports correct values. ## **WEO fault Message** A WEO fault message is no longer issued when the WEO sensor has no reading. ## **Boot Manager Entries** When there are more than 15 entries in the boot manager, each entry is now assigned a unique EFI network number. ## **Memory Module Messages during BIOS Initialization** Inconsistent warning messages about the memory modules are no longer issued during BIOS initialization. ### **Updating Firmware from the Server Hardware Console (SHC)** When a firmware update is successful, the following message is no longer displayed: Please wait for the connection to be established. ## Missing Processors When Booting the server There no longer processors missing from the configuration with the following message in the SEL: 2018-05-14 18:14:01 BMC Message BIOS Init Warning Message on Module: 0 DIMM: ([Major-code:58h; Minor-code:02h]) #### 6.2.7. TS 005.04 (June 2018) ## **New features and changes** ## EMM33\_BMC New release fixing the following issues: - Incorrect system name displayed by the NFC tag - DFM LEDs turning on red randomly ## FPGA\_CPB New release fixing the following issue: DFM fans always running at full speed #### **Resolved Issues** ## Incorrect system name displayed by the NFC tag There are no longer errors in the system name displayed by the NFC tag. ## **DFM LEDs turning on red randomly** The DFM LEDs do not become red randomly anymore. ## DFM fans always running at full speed The DFM fans are now running at suitable speed. ## 6.2.8. TS 005.03 (May 2018) ## **New features and changes** ## EMM33\_BMC • New release fixing the following issue: DFM fans randomly unavailable with TS 005.02. #### **Resolved Issues** ## **DFM fans randomly unavailable with TS 005.02** With the present release of the EMM33\_BMC firmware, the fans are running normally, without random faults. ## 6.2.9. TS 005.02 (March 2018) #### **New features and changes** #### BIOS\_SKL040 - Intel fix for Spectre and Meltdown issues - Memory SddcPlusOne RAS feature enabled by default. - Fixed excluded dimm display in setup memory topology. - Improved PatrolScrubbing logging messages on error. - The integrated Gbe controller is now reported to the Server Hardware Console (SHC). - Improved dmidecode type9 display for PCIe slots information. - The Press Esc line is now displayed at 60% of window height for small screens. - Added Rank Sparing RAS feature (1 or 2 spare ranks). - Improved RAS messages sent to SHC for SDDC, ADDDC, RankSparing, Leaky Bucket RAS features. ### EMM33\_BMC - Changed display of identification LED for better understanding of actions. - SEL events can be displayed in multiple or single web pages. - Added the SEL binary file to Collect Log files. - Partitioning is now available from the SHC, including from a slave console. - Boot device and instance can be selected from the SHC. This is used to set parameters that direct the system boot to a particular option after a system power up or reset. This feature is the same as the IPMI boot device option. - PCIe hot plug is available under Red Hat and Suse only. - On the Power Management web page, Force Power Off, Force Power Cycle, Hard Reset and Diagnostic Dump commands need to be confirmed. - The "super" user name can be modified from the SHC. - Implemented reset to default function. #### FPGA\_CPB • Fans run at FULL SPEED when the SHC hangs in power on state. #### **Resolved Issues** #### Simultaneous power on of different partitions Powering on two modules of different partitions simultaneously is now possible. #### FPGA Update on a BullSequana S800 Server Inconsistent messages are no longer issued at power on after updating the FPGA on a BullSequana S800 server. ### **BullSequana S200 Server BIOS Update with Error in SEL** Inconsistent messages are no longer issued when the BIOS update is successful. ## **Unable to Update Bios with the Preserved Nvram Option** Updating the BIOS firmware from the SHC with the preserved Nvram option is now possible. On a multi-module server, every module is updated successfully. ## ESXi 6.5 Installation Failure on USB Raid SD Card (URS) Installing ESXi 6.5 on a USB Raid SD Card (URS) with Virtual Media is now possible without failure. ## Updating the SHC firmware on a multi-module server The SHC will not show the firmware update as completed if it is not completed on all modules. ## 6.2.10. TS 004.02 (January 2018) This Technical State 004.02 is a patched one compared to the Technical State 004.01. It addresses the Intel Meltdown/Spectre patch. **See** The Technical Support Bulletin 400-18-02 for more details, available on the Bull Support Website: https://support.bull.com # 6.2.11. TS 004.01 (December 2017) First delivery ## **6.3.** BullSequana S1600 servers ## 6.3.1. TS 016.02 (September 2019) ## **New Features and Changes** This Technical State 016.02 is a patched one compared to the Technical State 016.01. It contains new release of the EMM33\_BMC firmware. This release supports iCare 2.7.0 with restrictions. #### See - Section 2.1.1. Server Hardware Console restriction for more information on iCare restrictions - Bull Support website <a href="https://support.bull.com">https://support.bull.com</a> to download iCare 2.7.0. ## 6.3.2. TS 016.01 (August 2019) #### **New features and changes** #### BIOS\_CCL042 - OSB (opportunistic snoop broadcast) is disabled if UNC is present - New reference code 584.D01 (BKC 19ww16) - New microcode mbf50657\_05000024 for second generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable processor stepping B1 - BIOS setup settings are no longer hard-coded. They can be changed via BSM CLI - New setup settings 'PCIePortDisableMx' allow disabling PCIE root ports in modules 4 to 15 (in previous BIOS version you could disable PCIE root ports in modules 0 to 3 only) ## CPLD\_LMB - CPLD IPMI Upgrade Bug fix. The xcf file of CPLD is updated with operation field XFLASH Erase, Program, Verify - BMC push button reset press status logging and clear option implemented #### **EMM DEFAULT BIOS SETTINGS** • This file must be uploaded to the BMC SD card with BSM CLI command without any revision number extension: \$ bsmBiosSettings.sh -H [IP] -a copy -f [path\_to]/defaultbiossetup - This file is used in 2 cases: - when the current bios setting file is missing on SD card, it is created based on defaultbiossetup - When we run a BSM CLI command "reset", current bios setting file is replaced by defaultbiossetup (user settings are lost): \$ bsmBiosSettings.sh -H ip -u super -p pass -a reset - Disable MEM.setSecureEraseAllDIMMs setting changed from 1 (Enable) to 0 (Disable). Default setting in defaultbiossetup file was incorrect. This setting, when enabled, causes persistent DCPMM memory to be erased during the boot when security on the DIMM is enabled and locked - Enable XptPrefetchEn for second generation Intel® Xeon® Scalable processors #### **EMM33 BMC** - Collect log show SEL, sensors and messages for LMBs - The udpsrv/tftp server in the BMC doesn't do any more a DNS lookup for name resolution. This prevent from having time-out during the tftp transfers when the DNS is not accessible. ## EMM34\_LMC - Platform Event traps emitted by LMC firmware contain LMB board serial number and board ident information - The udpsrv/tftp server in the BMC doesn't do any more a DNS lookup for name resolution. This prevent from having time-out during the tftp transfers when the DNS is not accessible #### FPGA\_CPB - CPU0,CPU1 PROCHOT signals are now being driven from FPGA to CPU based on the CPU0 and CPU1 VRHOT signals which causes CPUs to throttle. - MEMHOT signals also being driven from FPGA based on the memory VRHOT signals. #### **Resolved issues** ## **Unresponsive Module 0 CPU Purley Board (CPB)** After an AC OFF/ON of the system, the CPB board of the module 0 now responds to ping requests. ### **Accessing Slave Modules System Event LOG (SEL)** On a server partitioned in two four-module partitions, the SEL of the slave modules is now displayed in the SHC web interface of the master module. #### **BIOS Firmware Update** The update of the BIOS firmware now succeeds without occasional errors. ## **CPLD\_LMB Firmware Update** The update of the CPLD\_LMB firmware with the BSMCLI command now succeeds. ## 6.3.3. TS 015.01 (June 2019) #### **New features and changes** #### CPLD\_NBB - Enclosure management disk locate feature included - NVMe disk power sequence state machine changed to handle 3.3V AUX fault under standby #### **EMM33 BMC** - In Configuration -> BMC Settings -> Messages web page of the SHC, when enabling Syslog forwarding feature, the System Event Log events are now sent to the remote syslog in addition to the messages logs. - In Configuration -> BMC Settings->Network web page of the SHC, it is now possible to disable IPMI OOB access. - In Configuration -> BMC Settings->Network web page of the SHC, it is now possible to hide eth0 port to the operating system. - In Maintenance -> Maintenance Operations -> Add Users Message web page of the SHC, it is now possible to add a free text message in the message log. - Sensors list and values have been added in the log collect function of the SHC. - A progression bar has been added in the power management Web page when powering on or off the server. - The green power LED is now used to indicate system state flow. - The display of the SEL events for the LMC in WEB monitoring interface is available. - Clock loss monitoring is available. - UNC Error pins monitoring (U,F) available ### EMM34\_LMC - Added SMC feature for Board ID /Revision ID - Web changes for displaying LMB's SEL tab in master Web page - UNC error monitoring support added - Enabling lmb/unb 100Mhz clock measurement #### **EMM\_DEFAULT\_BIOS\_SETTINGS** - Enable XptPrefetchEn - UPI.XptPrefetchEn changed from 0 (DISABLE) to 2 (AUTO) AUTO results in ENABLE. #### **Resolved issues** ## **CPU Purley Board (CPB) Firmware Update** It is now possible to update the firmware of the CPB board using the BSM CLI commands. ## Repartitioning a two four-module partitioned system It is now possible to repartition a four-module partition that is powered off without having to power off the other four-module partition. # 6.3.4. TS 014.01 (April 2019) First delivery Bull Cedoc 357 avenue Patton BP 20845 49008 Angers Cedex 01 FRANCE